# Expt 5 – NMOS Output Characteristics, CS Amplifier, and Current Mirror

EE 230 Analog Circuits Lab
Joseph John
2021-22/I

#### Summary

• Quiz 4, Question 6 – Diff Pair - Large Signal response

- Expt 5
  - Part A NMOS Output Characteristics
  - Part B CS Amplifier
  - Part C Current Mirror based Current Source

Quiz 4, Ques.6



- Circuit values and parameters:
  - Vcc = +10 V,
  - -V<sub>FF</sub> = 10 V,
  - $R_{C1} = R_{C2} = 2 k\Omega$ ,
  - $R_{B1} = R_{B2} = 1 k\Omega$ ,
  - $R_F = 5 k\Omega$ .

- Consider the Differential pair circuit of Expt 4 (same as the differential pair shown in Question 3).
- For the case of  $V_{in2}$  = 0 and  $V_{in1}$  a pulse waveform (1kHz) going from 2 V to +2 V, sketch the  $V_{O2}$  output.
- Your sketch should show both  $V_{in1}$  and  $V_{O2}$  and also the voltage levels.

Two major mistakes

Large signal vs small signal

Max Vout?

#### BJT Capacitances

•  $C\pi$  and  $C\mu$  – parasitic capacitances or internal capacitances?

• Cπ and Cμ are internal capacitances (Ref Sedra & Smith – Microelectronic Circuits)

Table 5.1 Regions of Operation of the Enhancement NMOS Transistor



- $v_{GS} < V_{tn}$ : no channel; transistor in cut-off;  $i_D = 0$
- $v_{GS} = V_{tn} + v_{OV}$ : a channel is induced; transistor operates in the triode region or the saturation region depending on whether the channel is continuous or pinched-off at the drain end;



Continuous channel, obtained by:

$$v_{GD} > V_{tn}$$

or equivalently:

$$v_{DS} < v_{OV}$$

Then,

$$i_D = k_n' \left(\frac{W}{L}\right) \left[ (v_{GS} - V_{tn}) v_{DS} - \frac{1}{2} v_{DS}^2 \right]$$

or equivalently,

$$i_D = k'_n \left(\frac{W}{L}\right) \left(v_{OV} - \frac{1}{2}v_{DS}\right) v_{DS}$$

Pinched-off channel, obtained by:

$$v_{GD} \leq V_{tn}$$

or equivalently:

$$v_{DS} \ge v_{OV}$$

Then

$$i_D = \frac{1}{2} k_n' \left( \frac{W}{L} \right) (v_{GS} - V_{tn})^2$$

or equivalently,

$$i_D = \frac{1}{2} k_n' \left( \frac{W}{L} \right) v_{OV}^2$$



Source: Sedra & Smith – Microelectronic Circuits, 6ed., Chap 5



Source: Sedra & Smith – Microelectronic Circuits, 6ed., Chap 5

#### Part A - NMOS Output Characteristics





#### I<sub>D</sub> vs V<sub>DS</sub> plots: Measured Results



#### Part B - CS Amplifier

#### **Features**

- High input resistance
  - Limited only by the bias Ckt
- Low Voltage gain
  - Due to low g<sub>m</sub> values
- Discrete CS Amplifiers seldom used



#### Part B - CS Amplifier - Bias Circuit



• 
$$R_1 = 8.2 \text{ k}\Omega$$

• 
$$R_2 = 3.3 \text{ k}\Omega$$

• 
$$R_s = 1 k\Omega$$

• 
$$R_D = 3.3 \text{ k}\Omega$$

- Design values
  - V<sub>GS</sub> ≈ 2 V
  - $V_G = 3.44 \text{ V}$

- Choice of R<sub>1</sub>, R<sub>2</sub>, R<sub>S</sub> and R<sub>D</sub>
- Decide on I<sub>D</sub>
- Choose V<sub>GS</sub>
  - From the I<sub>D</sub> vs V<sub>DS</sub> Characteristics
- Measured Voltages

• 
$$V_G = 3.4 \text{ V}$$

• 
$$V_s = 0.98 \text{ V}$$

• 
$$V_D = 8.72 \text{ V}$$

• 
$$V_{GS} = 2.42 \text{ V}$$

• 
$$I_D (=[(V_{DD}-V_D)/R_D]=0.99 \text{ mA}$$

### CS Amplifier



• 
$$C_1 = 10 \mu F$$

• 
$$C_S = 100 \mu F$$

• 
$$R_1 = 8.2 \text{ k}\Omega$$

• 
$$R_2 = 3.3 \text{ k}\Omega$$

• 
$$R_S = 1 k\Omega$$

• 
$$R_D = 3.3 \text{ k}\Omega$$

# CS Amplifier ( $C_1 = 10 \mu F$ ; $C_S = 100 \mu F$ )



- $V_{in} = 50 \sin \omega t (1 \text{ kHz})$ 
  - V<sub>in</sub> (p-to-p) = 100 mV
- V<sub>out</sub>: 368 mV p-to-p
- Voltage gain = 3.68 V/V
  - $(R_D = 3.3 \text{ k}\Omega, R_L \text{open})$
- NGSPICE Simulation
  - $V_{out} = 465 \text{ mV (p-p)}$
  - (W/L)=10; KP= 100u
  - Vto = 1

## CS Amplifier ( $C_1 = 10 \mu F$ ; No $C_S$ )



- $V_{in} = 50 \sin \omega t (1 \text{ kHz})$ 
  - V<sub>in</sub> (p-to-p) = 100 mV
- V<sub>out</sub> : 120 mV p-to-p
- Voltage gain = 1.2 V/V
- NGSPICE Simulation
  - $V_{out} = 190 \text{ mV (p-p)}$
  - (W/L)=10; KP= 100u
  - Vto = 1

#### Summary of CS Amplifier Features

- Very high input resistance (due to zero gate current)
  - Input resistance of the CS amp limited primarily due to the biasing circuit.
  - Solution choose large resistor values at the input side for biasing
- Very low  $g_m$ • Expression for gm:  $g_m = \sqrt{2\mu_n C_{ox}\left(\frac{W}{L}\right)I_D}$
- Observation regarding  $g_m$  dependence:
  - Proportional to  $\sqrt{I_D}$
  - Proportional to  $\sqrt{\frac{w}{L}}$
  - Proportional to  $\sqrt{\mu_n C_{ox}}$
  - Depends on both biasing current and on the process

#### Part C - Current Mirror based Current Source



- V<sub>DD</sub> = 12 V
- $R = 8.2 k\Omega$

- NGSPICE Simulation
  - VGS = 2.5 V
  - $I_{REF} = 1.158 \text{ mA}$
  - $I_0 = 1.186 \text{ mA } @ V_0 = 5V$
  - (W/L)=10; KP= 100u
  - Vto = 1
  - Lambda = 0.01

#### Current Mirror - Measurements

```
Current Mirror Experiment
 3 #
       Rout = 1k , biasing resistor = 8.2k #
                 Vgs=2.08V(measured)
 4 #
    Vdd(V)
                  Vout(V)
                                Io(mA)
                   0.47
                                0.53
                                0.81
                   1.19
                   2.18
                               0.82
                   3.22
                               0.78
11
                   4.19
                               0.81
12
                   5.22
                                0.78
13
```

```
2 #
      Current Mirror Experiment
       Rout = 1k , biasing resistor = 6.8k #
3 #
                 Vqs=2.25V(measured)
 4 #
 6 # Vdd(V)
                  Vout(V)
                                Io(mA)
                   0.44
                                 0.56
                   1.08
                                 0.92
                   2.03
                                 0.97
                   3.04
                                 0.96
                   4.03
                                 0.97
12
                   5.02
                                 0.98
13
```

